### VHDL Packages: numeric\_std, std\_logic\_arith

- The *numeric\_std*, *std\_logic\_arith* packages
  - defines the unsigned and signed types based on the std\_logic type
  - Defines numeric operations such as +, -, \*, /, abs, >, <, etc. for these types
- std\_logic\_arith was developed before numeric\_std, the numeric\_std package seems to now be preferred.
- Use the numeric\_std package when need to perform arithmetic operations (or synthesize arithmetic operators) on std\_logic types

### Unsigned vs. Signed

- *Unsigned* is an unsigned binary integer with the MSB as the left-most bit.
- *signed* is defined as a 2's complement value with the most significant bit as the left-most bit.
  - This means the MSB of a:unsigned(7 downto 0) is a(7)
  - The means the MSB of a:unsigned(0 to 7) is a(0)
- Need signed, unsigned types because arithmetic results of operations can be different depending on the types.

```
type UNSIGNED is array (NATURAL range
<>) of STD_LOGIC;
type SIGNED is array (NATURAL range <>)
of STD LOGIC;
```

```
Type Conversions (std_logic_arith)
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
use ieee.std logic arith.all;
ENTITY tb IS
end tb;
architecture A of tb is
  signal a,b,c: std logic vector(7 downto 0);
  signal a sign, b sign, c sign: signed(7 downto 0);
  signal a unsign, b unsign, c unsign: unsigned(7 downto 0);
begin
  -- does not compile, "+" operation unknown std logic types
  --c \le a + b;
  c sign <= a sign + b sign;
  c unsign <= a unsign + b unsign;</pre>
  a sign <= signed(a); -- std logic vector to signed;</pre>
  a unsign <= unsigned(a); -- std logic vector to unsigned;
-- signed to std logic vector
a <= conv std logic vector(a sign,a'length);</pre>
                                                       differs from
 -- unsigned to std logic vector
                                                       numeric std
a <= conv std logic vector(a unsign,a'length);</pre>
```

```
Type Conversions (numeric std)
LIBRARY ieee:
USE ieee.std logic 1164.ALL;
use ieee.std numeric std.all;
ENTITY tb IS
end tb;
architecture A of tb is
  signal a,b,c: std logic vector(7 downto 0);
  signal a sign, b sign, c sign: signed(7 downto 0);
  signal a unsign, b unsign, c unsign: unsigned(7 downto 0);
begin
  -- does not compile, "+" operation unknown std logic types
  --c \le a + b;
  c sign <= a sign + b sign;
  c unsign <= a unsign + b unsign;
  a sign <= signed(a); -- std logic vector to signed;</pre>
  a unsign <= unsigned(a); -- std logic vector to unsigned;
-- signed to std logic vector
                                           differs from
a <= std logic vector(a sign);</pre>
 -- unsigned to std logic vector
                                           std logic arith
a <= std logic vector(a unsign);</pre>
```

 $\overline{\rm BR} \, 1/02$ 

4

## Supported Operations (numeric\_std)

- Abs, unary –
- +, -, \*, / (division), rem, mod
- >, <, <=, >=, =, /=
- Shift\_left, shift\_right, rotate\_left, rotate\_right
- Sll, srl, rol, ror
- Resize
- To\_integer, to\_unsigned, to\_signed
- Not, and, or, nand, nor, xor, xnor
- Std\_match
- To\_01

## Metalogical and 'Z' Values (numeric\_std)

- A metalogical value is defined as 'X', 'W', 'U', or '-'
- A high impedance value is 'Z'
- If any bit in an operand to a numeric\_std function contains a metalogical or high impedance value ('Z'), the result is returned with all bits set to 'X'.
  - One exception, the 'std\_match' function
- A value is *well-defined* if it contains no metalogical or high impedance values.

#### Conversions

Std\_ulogic\_vector, std\_logic\_vector, unsigned, signed are all closely related types (subtypes of std\_ulogic).

Use explicit type casts when assigning one type to another

### **Integer Conversions**

function TO\_INTEGER (ARG: UNSIGNED) return NATURAL;

function TO\_INTEGER (ARG: SIGNED) return INTEGER;

function TO\_UNSIGNED (ARG, SIZE: NATURAL) return UNSIGNED;

function TO\_SIGNED (ARG: INTEGER; SIZE: NATURAL) return SIGNED;

Basically the same functions as in the std\_logic\_1164 package.

#### Different forms of '+'

```
function "+" (L, R: UNSIGNED) return UNSIGNED;
function "+" (L, R: SIGNED) return SIGNED;
function "+" (L: UNSIGNED; R: NATURAL) return UNSIGNED;
function "+" (L: NATURAL; R: UNSIGNED) return UNSIGNED;
function "+" (L: INTEGER; R: SIGNED) return SIGNED;
function "+" (L: SIGNED; R: INTEGER) return SIGNED;
Note different combinations of allowable operands.
```

For synthesis, there is a problem – do not have access to carryin, or carry-out which would be very useful. Would have to use operands with 2-extra bits to get access to both carry-in and carry-out.  $_{\rm BR~1/02}$ 

9

### Mixed Signed/Unsigned Operands

- Note that the defined forms of '+' do not have mixed unsigned/signed operands
- Must do explicit conversions if want to do mix unsigned/signed operands
- This way the user decides how the sign bit should be handled.

### Multiplication, Division

function "\*" (L, R: UNSIGNED) return UNSIGNED;

-- Result subtype: UNSIGNED((L'LENGTH+R'LENGTH-1) downto 0)

function "/" (L, R: UNSIGNED) return UNSIGNED;

-- Result subtype: UNSIGNED(L'LENGTH-1 downto 0)

Note that N\*N returns 2\*N bit result

#### Resize

function RESIZE (ARG: SIGNED; NEW\_SIZE: NATURAL) return SIGNED;

-- Result subtype: SIGNED(NEW\_SIZE-1 downto 0)

function RESIZE (ARG: UNSIGNED; NEW\_SIZE: NATURAL) return UNSIGNED;

-- Result subtype: UNSIGNED(NEW\_SIZE-1 downto 0)

Change size of input vector. If new size is larger than old, then sign extend the operand for signed numbers, else fill with zeros.

If size decreases, for signed case keep sign bit but drop leftmost part. For unsigned case, just drop leftmost part.

BR 1/02

# Std\_match versus '='

- The *std\_match* function compares two operands, with relaxed matching over '='
- Compares each bit. Matching function for each bit returns boolean TRUE if
  - Both values are well-defined (not 'X' or 'U') and the values are the same, or
  - One value is '0' and the other is 'L', or
  - One value is '1' and the other is 'H', or
  - At least one of the values is the don't care value ('-').
- The '=' function first converts both operands to integers, then compares.
  - Uses 'To\_01' to map to '0','1' values, then integer convert, then compare.

### Real Number/Complex Number computation

- IEEE standard 1076.2-1996 defines MATH\_REAL and MATH\_COMPLEX
  - Useful for models that do significant floating point computation
  - Not intended for synthesis purposes
  - MATH\_REAL packages defines mathematical constants (PI, e, sqrt(2), etc.) and functions (trig functions, square root, X^Y, etc) for REAL number computations.
  - MATH\_COMPLEX defines a complex number type and functions dealing with complex numbers
- Before this standard, homebrew packages were used.

### VHDL Synthesizeable Subset

- The subset of VHDL that is synthesizable is limited
  - Unfortunately, not all synthesis tools agree on what statements are 'synthesizeable'
- IEEE std 1076.6-1999 defines the RTL synthesizeable subset of the language and how language statements should be interpreted for synthesis purposes.
  - This is important as it enhances the portability of RTL models across synthesis tools from different vendors.
  - Much intellectual property of standard bus interfaces and building blocks (I.e, PCI, Firewire, USB, CPUs) are distributed in RTL form so want the RTL to be as portable as possible.

# An Example of Coding for Simulation vs. Synthesis

A: process (clk)

if (clk = '1') then

q < = d;

end if;

For simulation, do not need *clk'event* because we know that a clk'event triggers the process.



B: process (clk)
if (clk'event and clk = '1') then
q < = d;

Processes A and B both simulate exactly the same.

end if;

The synthesis tool needs *clk'event* to infer that an edge-triggered device should be synthesized, not a latch!!

### pragmas

- A pragma is an element of a language that is intended be interpreted as a command that controls the action of the compiler or synthesis tools
- The RTL synthesis standard defines two types of pragmas
  - Attributes
  - Metacomments
- A metacomment is a pragma embedded in a comment statement. Two meta comments are defined
  - -- RTL\_SYNTHESIS OFF
  - -- RTL\_SYNTHESIS ON

This causes statements bracketed by these metacomments to be ignored by the synthesis tool.

### pragmas (cont.)

- Only one attribute is defined as having a synthesis specific interpretation
- The ENUM\_ENCODING attribute is used specify the encoding for a enumerated type
  - One use is to specify encoding for FSM states

```
type mystate is (ST0,ST1,ST2,ST3);
attribute ENUM_ENCODING of mystate:
    type is "0001 0010 0100 1000";
```

Defines encoding for ST0 as "001", ST1 as "0010", etc.

### RTL Synthesizeable standard

- The standard is basically the LRM with statements marked out as being not recognized by a synthesis tool
- Most things are obvious
  - ie., file operations, dynamic memory allocation are not synthesizable
  - Floating point types are not synthesizeable
  - Delays on signals are ignored
- Arrays and Record types are fine as long as each field specifies a synthesizeable type
- Look at the standard for more detail